74HC107 Dual JK Flip Flop with Reset, Negative Edge Trigger , NXP Semiconductor (Philips)
The 74HC/HCT107 are dual negative-edge triggered JK-type flip-flops featuring individual J, K, clock (nCP) and reset (nR) inputs; also complementary Q and Q outputs. The J and K inputs must be stable one set-up time prior to the HIGH-to-LOW clock transition for predictable operation.
The reset (nR) is an asynchronous active LOW input. When LOW, it overrides the clock and data inputs, forcing the Q output LOW and the Q output HIGH. Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times.
The 74HC/HCT107 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL).
digital | ||
JK flip-flop | ||
2 | ||
HC | ||
SMD | ||
SO14 |
Lorem ipsum dolor sit amet, consectetur adipiscing elit. Nunc at vehicula nulla.
Lorem ipsum dolor sit amet, consectetur adipiscing elit. Nunc at vehicula nulla.
All products are well packed to assure safe delivery.
All products are eligible for free delivery pan India.
Free exchange on all products till 10 days from the date of delivery