CD40105BE DIP. IC

7.00 د.إ
  • Independent asynchronous inputs and outputs
  • 3-state outputs
  • Expandable in either direction
  • Status indicators on input and output
  • Reset capability
  • Standardized, symmetrical output characteristics
  • 100% tested for quiescent current at 20 V
  • 5-V, 10-V, and 15-V parametric ratings
  • Maximum input current of 1 uA at 18 V over full package-temperature range; 100 nA at 18 V and 25?C
  • Noise margin (over full package-temperature range): 1V at VDD?= 5V, 2V at VDD?= 10 V, 2.5 V at VDD?= 15 V
  • Meets all requirements of JEDEC Tentative Standard No. 13B, “Standard Specifications for Description of ‘B’ Series CMOS Devices”
  • Applications
    • Bit rate smoothing
    • CPU/terminal buffering
    • Data communications
    • Peripheral buffering
    • Line printer input buffers
    • Auto dialers
    • CRT buffer memories
    • Radar data acquisition

CD40105B is a low-power first-in-first-out (FIFO) “elastic” storage register that can store 16 4-bit words. It is capable of handling input and output data at different shifting rates. This feature makes it particularly useful as a buffer between asynchronous systems.

Each word position in the register is clocked by a control flip-flop, which stores a marker bit. A “1” signifies that the position’s data is filed and a “0” denotes a vacancy in that positiion. The control flip-flop detects the state of the preceding flip-flop and communicates its own status to the succeeding flip-flop. When a control flip-flop is in the “0” state and sees a “1” in the preceding flip-flop, it generates a clock pulse that transfers data from the preceding four data latches into its own four data latches and resets the preceding flip-flop to “0”. The first and last control flip-flops have buffered outputs. Since all empty locations “bubble” automatically to the input end, and all valid data ripple through to the output end, the status of the first control flip-flop (DATA-IN READY) indicates if the FIFO is full, and the status of the last flip-flop (DATA-OUT READY) indicates if the FIFO contains data. As the earliest data are removed from the bottom of the data stack (the output end), all data entered later will automatically propagate (ripple) toward the output.

Get this product: